summaryrefslogtreecommitdiff
path: root/usrp/fpga/sdr_lib/master_control.v
Commit message (Collapse)AuthorAgeFilesLines
* Remove usrp1 and usrp2 FPGA files. These are now hosted at:Johnathan Corgan2010-02-281-163/+0
| | | | | | git://ettus.sourcerepo.com/ettus/fpga.git ...under the 'usrp1' and 'usrp2' top-level directories.
* Merged r5203:5204 from developer branch jcorgan/atr. Fixed ATR delay enable ↵jcorgan2007-05-021-2/+2
| | | | | | and reduced delay width to 12 bits. git-svn-id: http://gnuradio.org/svn/gnuradio/trunk@5228 221aa14e-8319-0410-a670-987f0aec2ac5
* Adds capability to independently delay the Auto T/R switching signaljcorgan2007-04-161-1/+9
| | | | | | | | | | | | | | | | | | | | | | | | | | | | | by a configurable number of clock ticks, to allow users to precisely align their T/R output with the pipeline delays in the transmitter. There are two new registers: FR_ATR_TX_DELAY (7'd2) FR_ATR_RX_DELAY (7'd3) ...and the corresponding db_base.py methods to set them: db_base.set_atr_tx_delay(clock_ticks) db_base.set_atr_rx_delay(clock_ticks) These methods are inherited by all the daughterboard objects so you can call them from your scripts as: subdev.set_atr_tx_delay(...) ...where 'subdev' represents the daughtercard object you're working with. The FPGA synthesis for the 2 RXHB, 2 TX case expands from 95% to 96%, with no additional synthesis messages or impact on timing. git-svn-id: http://gnuradio.org/svn/gnuradio/trunk@5022 221aa14e-8319-0410-a670-987f0aec2ac5
* Updated FSF address in all files. Fixes ticket:51eb2006-09-131-1/+1
| | | | git-svn-id: http://gnuradio.org/svn/gnuradio/trunk@3534 221aa14e-8319-0410-a670-987f0aec2ac5
* Houston, we have a trunk.jcorgan2006-08-031-0/+155
git-svn-id: http://gnuradio.org/svn/gnuradio/trunk@3122 221aa14e-8319-0410-a670-987f0aec2ac5